

### **FEATURES**

#### ■ ARM720T processor

- ARM7TDMI CPU
- 8 Kbytes of four-way set-associative cache
- MMU with 64-entry TLB (translation look-aside buffer)
- Write Buffer
- Thumb code support enabled

### Dynamically programmable clock speeds of 18, 36, 49, and 74 MHz at 2.5 V

# ■ MaverickKey<sup>™</sup> IDs

- 32-bit unique SDMI ID
- 128-bit random ID

#### Ultra low power

- Designed for applications that require long battery life while using standard AA/AAA batteries or rechargeable cells
- Typical power numbers
  - 90 mW at 74 MHz in the Operating State
  - 30 mW at 18 MHz in the Operating State
  - 10 mW in the Idle State (clock to the CPU stopped, everything else running)
  - <1 mW in the Standby State (real-time clock "on," everything else stopped)

High-Performance, Low-Power System on Chip with SDRAM and Improved Digital Audio Interface

### **OVERVIEW**

The Maverick<sup>™</sup> EP7312 is designed for ultra-low-power applications such as PDAs, two-way pagers, smart cellular phones or any hand-held device that features the added capability of digital audio decompression. The core-logic functionality of the device is built around an ARM720T processor with 8 Kbytes of four-way set-associative unified cache and a write buffer. Incorporated into the ARM720T is an enhanced memory management unit (MMU) which allows for support of sophisticated operating systems like Microsoft<sup>®</sup> Windows CE.

The EP7312 also includes a 32-bit real-time clock and comparator. (*Continued on Page 3*)

### **BLOCK DIAGRAM**





### FEATURES (cont.)

#### Advanced audio decoder / decompression capability

- Allows for support of multiple audio decompression algorithms
- Supports MPEG 1, 2, and 2.5 layer 3 audio decoding, including ISO compliant MPEG 1 and 2 layer 3 support for all standard sample rates and bit rates
- Supports bit streams with adaptive bit rates
- Improved DAI (Digital Audio Interface) providing glueless interface to low-power DACs, ADCs, and CODECs

#### ■ SDRAM controller

- Supports four internal memory banks totaling 256 Mbits in size
- SDRAM memory interface is programmable from 4 to 32 bits wide.

#### LCD controller

- Interfaces directly to a single-scan panel monochrome or color STN LCD
- Panel width size is programmable from 32 to 1024 pixels in 16-pixel increments
- Video frame buffer size programmable up to 128 kbytes
- Bits per pixel of 1, 2, or 4 bits

#### ■ Memory controller

- Decodes up to 6 separate memory segments of up to 256 Mbytes each
- Each segment can be configured as 8, 16, or 32 bits wide and supports page-mode access
- Programmable access time for conventional ROM / SRAM / FLASH memory
- Supports Removable FLASH card interface
- Enables connection to removable FLASH card for addition of expansion FLASH memory modules
- 48 kbytes (0x9600) of on-chip SRAM for fast program execution and / or as a frame buffer
- Synchronous serial interface

 ADC (SSI) Interface: Master mode only; SPI<sup>®</sup> and Microwire1<sup>®</sup>-compatible (128 kbits/s operation)

#### ■ On-chip ROM; for manufacturing support

#### ■ 27-bits of general-purpose I/O

- Three 8-bit and one 3-bit GPIO port
- Supports scanning keyboard matrix

#### ■ Two UARTs (16550 type)

- Supports bit rates up to 115.2 kbits/s
- Contains two 16-byte FIFOs for TX and RX
- UART1 supports modem control signals

#### ■ SIR (up to 115.2 kbits/s infrared encoder / decoder

 — IrDA (Infrared Data Association) SIR protocol encoder / decoder

### ■ DC-to-DC converter interface (PWM)

- Provides two 96 kHz clock outputs with programmable duty ratio (from 1-in-16 to 15-in-16) that can be used to drive a DC to DC converter
- **■** Two timer counters
- Available in 208-pin LQFP or 256-ball PBGA packages
- Evaluation kit available with BOM, schematics, sample code, and design database
- Support for up to two ultra-low-power CL-PS6700 PC Card controllers
- Dedicated LED flasher pin from the RTC
- Full JTAG boundary scan and Embedded ICE® support
- Commercial and industrial operating temperature range versions
- The EP7312 is optimized for low power dissipation and is fabricated on a fully static 0.25 micron CMOS process.

### **Contacting Cirrus Logic Support**

For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at: http://www.cirrus.com/corporate/contacts/sales.cfm

Preliminary product information describes products which are in production, but for which full characterization data is not yet available. Advance product information describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights of third parties. This document is the property of Cirrus Logic, Inc. and implies no license under patents, copyrights, trademarks, or trade secrets. No part of this publication may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc. Items from any Cirrus Logic website or disk may be printed for use by the user. However, no part of the printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc.Furthermore, no part of this publication may be used as a basis for manufacture or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com.



# **OVERVIEW** (cont.)

#### **Power Management**

The EP7312 is designed for ultra-low-power operation. Its core operates at only 2.5 V, while its I/O has an operation range of 2.5 V–3.3 V. The device has three basic power states:

**Operating** — This state is the full performance state. All the clocks and peripheral logic are enabled.

Idle — This state is the same as the Operating State, except the CPU clock is halted while waiting for an event such as a key press.

**Standby** — This state is equivalent to the computer being switched off (no display), and the main oscillator shut down. An event such as a key press can wake-up the processor.

# MaverickKey<sup>TM</sup> Unique ID

MaverickKey unique hardware programmed IDs are a solution to the growing concern over secure web content and commerce. With Internet security playing an important role in the delivery of digital media such as books or music, traditional software methods are quickly becoming unreliable. The MaverickKey unique IDs provide OEMs with a method of utilizing specific hardware IDs such as those assigned for SDMI (Secure Digital Music Initiative) or any other authentication mechanism.

Both a specific 32-bit ID as well as a 128-bit random ID is programmed into the EP7312 through the use of laser probing technology. These IDs can then be used to match secure copyrighted content with the ID of the target device the EP7312 is powering, and then deliver the copyrighted information over a secure connection. In addition, secure transactions can benefit by also matching device IDs to server IDs. MaverickKey IDs provide a level of hardware security required for today's Internet appliances.

#### **Memory Interfaces**

There are two main external memory interfaces. The first one is the ROM / SRAM / FLASH-style interface that has programmable wait-state timings and includes burst-mode capability, with eight chip selects decoding six 256 Mbyte sections of addressable space. For maximum flexibility, each bank can be specified to be 8-, 16-, or 32-bits wide. This allows the use of 8-bit-wide boot ROM options to minimize overall system cost. The on-chip boot ROM can be used in product manufacturing to serially download system code into system FLASH memory. To further minimize system memory requirements and cost, the ARM Thumb' instruction set is supported, providing for the use of high-speed 32-bit operations in 16-bit op-codes and

yielding industry-leading code density.

The second is the programmable 4- or 32-bit-wide SDRAM interface that allows direct connection of up to four internal banks of SDRAM, totaling 256 Mbits. To assure the lowest possible power consumption, the EP7312 supports self-refresh DRAMs, which are placed in a low-power state by the device when it enters the low-power Standby State.

A DMA address generator is also provided that fetches video display data for the LCD controller from main SDRAM memory. The display frame buffer start address is programmable. In addition, the built-in LCD controller can utilize external or internal SRAM for memory, thus eliminating the need for SDRAMs.

### **Digital Audio Capability**

The EP7312 uses its powerful 32-bit RISC processing engine to implement audio decompression algorithms in software. The nature of the on-board RISC processor and the availability of efficient C-compilers and other software development tools, ensures that a wide range of audio decompression algorithms can easily be ported to and run on the EP7312.

#### **Serial Interfaces**

The EP7312 includes two 16550-type UARTs for RS-232 serial communications, both of which have two 16-byte FIFOs for receiving and transmitting data. The UARTs support bit rates up to 115.2 kbits/s. An IrDA SIR protocol encoder / decoder can be optionally switched into the RX / TX signals to / from one of the UARTs to enable these signals to drive an infrared communication interface directly.

#### **Improved Digital Audio Interface (DAI)**

The EP7312 integrates an interface to enable a direct connection to many low cost, low power, high quality audio converters. In particular, the DAI can directly interface with the Crystal CS43L41 / 42 / 43 low-power audio DACs and the Crystal CS53L32 low-power ADC. Some of these devices feature digital bass and treble boost, digital volume control and compressor-limiter functions.

### **Packaging**

The EP7312 is available in a 208-pin LQFP package and a 256-ball PBGA package.

### **System Design**

As shown in system block diagram, simply adding desired memory and peripherals to the highly integrated EP7312 completes a low-power system solution. All necessary interface logic is integrated on-chip.



# **OVERVIEW** (cont.)



NOTE: A system can only use one of the following peripheral interfaces at any given time:

SSI2, CODEC, or DAI.

Figure 1. A Maximum EP7312 Based System



# TABLE OF CONTENTS

|     | Power Management                                                  | 3  |
|-----|-------------------------------------------------------------------|----|
|     | MaverickKey <sup>™</sup> Unique ID                                | 3  |
|     | Memory Interfaces                                                 |    |
|     | Digital Audio Capability                                          | 3  |
|     | Serial Interfaces                                                 | 3  |
|     | Improved Digital Audio Interface (DAI)                            | 3  |
|     | Packaging                                                         | 3  |
|     | System Design                                                     | 3  |
| 1.  | CONVENTIONS                                                       | 6  |
|     | 1.1. Acronyms and Abbreviations                                   |    |
|     | 1.2. Units of Measurement                                         |    |
|     | 1.3. General Conventions                                          | 8  |
|     | 1.4. Pin Description Conventions                                  |    |
| 2.  | ELECTRICAL SPECIFICATIONS                                         |    |
|     | 2.1. Absolute Maximum Ratings                                     |    |
|     | 2.2. Recommended Operating Conditions                             |    |
|     | 2.3. DC Characteristics                                           |    |
|     | 2.4. AC Characteristics                                           |    |
| 3.  | 208-PIN LQFP PACKAGE CHARACTERISTICS                              |    |
|     | 3.1. 208-Pin LQFP Pin Diagram                                     |    |
|     | 3.2. 208-Pin LQFP Package Specifications                          |    |
|     | 3.3. 208-Pin LQFP Numeric Pin Listing                             |    |
|     | 3.4. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP          |    |
| 4.  | 256-PIN PBGA PACKAGE CHARACTERISTICS                              |    |
|     | 4.1. 256-Pin PBGA Pin Diagram                                     |    |
|     | 4.2. EP7312 256-Ball PBGA (17 × 17 × 1.61-mm Body) Dimensions     |    |
| _   | 4.3. 256-Ball PBGA Ball Listing                                   |    |
|     | ORDERING INFORMATION                                              |    |
| 6.  | INDEX                                                             | 35 |
|     |                                                                   |    |
| O)  | FFIGURES                                                          |    |
|     |                                                                   |    |
|     | jure 1. A Maximum EP7312 Based System                             |    |
|     | gure 2. Consecutive Memory Read Cycles with Minimum Wait States   |    |
|     | jure 3. Sequential Page Mode Read Cycles with Minimum Wait States |    |
|     | gure 4. Consecutive Memory Write Cycles with Minimum Wait States  |    |
|     | jure 5. SDRAM Read Cycles SDCAS Latency = 2                       |    |
|     | jure 6. SDRAM Read Cycles SDCAS Latency = 3                       |    |
| •   | jure 7. SDRAM Write Cycles                                        |    |
| •   | jure 8. SDRAM Refresh Cycles                                      |    |
|     | jure 9. LCD Controller Timings                                    |    |
| •   | jure 10. SSI1 Interface for AD7811/2                              |    |
|     | jure 11. SSI2 Interface Timings                                   |    |
|     | gure 12. 208-Pin LQFP (Low Profile Quad Flat Pack) Pin Diagram    |    |
| _   | jure 13. 208-Pin LQFP Package Outline Drawing                     |    |
| _   | jure 14. 256-Ball Plastic Ball Grid Array Diagram                 |    |
|     | jure 15. 256-Ball Pin Diagram                                     |    |
| Fic | jure 16. 256-Ball PBGA Package Drawing                            | 30 |

LIST



# LIST OF TABLES

| Table 1. Acronyms and Abbreviations                                  | 7  |
|----------------------------------------------------------------------|----|
| Table 2. Unit of Measurement                                         | 8  |
| Table 3. Pin Description Conventions                                 |    |
| Table 4. Absolute Maximum Ratings                                    |    |
| Table 5. Recommended Operating Conditions                            |    |
| Table 6. DC Characteristics                                          | 9  |
| Table 7. AC Timing Characteristics                                   | 13 |
| Table 8. 208-Pin LQFP Numeric Pin Listing                            | 24 |
| Table 9. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package | 27 |
| Table 10. 256-Ball PBGA Ball Listing                                 | 31 |
|                                                                      |    |



# 1. CONVENTIONS

This section presents acronyms, abbreviations, units of measurement, and conventions used in this data sheet.

# 1.1. Acronyms and Abbreviations

Table 1 lists abbreviations and acronyms used in this data sheet.

| Acronym/<br>Abbreviation | Definition                                   |
|--------------------------|----------------------------------------------|
| A/D                      | analog-to-digital                            |
| ADC                      | analog-to-digital converter                  |
| CMOS                     | complementary metal oxide semi-<br>conductor |
| CODEC                    | coder / decoder                              |
| D/A                      | digital-to-analog                            |
| DMA                      | direct-memory access                         |
| EPB                      | embedded peripheral bus                      |
| FCS                      | frame check sequence                         |
| FIFO                     | first in / first out                         |
| FIQ                      | fast interrupt request                       |
| GPIO                     | general purpose I/O                          |
| ICT                      | in circuit test                              |
| IR                       | infrared                                     |
| IRQ                      | standard interrupt request                   |

**Table 1. Acronyms and Abbreviations** 

| Acronym/<br>Abbreviation | Definition                          |
|--------------------------|-------------------------------------|
| IrDA                     | Infrared Data Association           |
| JTAG                     | Joint Test Action Group             |
| LCD                      | liquid crystal display              |
| LED                      | light-emitting diode                |
| LQFP                     | low profile quad flat pack          |
| LSB                      | least significant bit               |
| MIPS                     | millions of instructions per second |
| MMU                      | memory management unit              |
| MSB                      | most significant bit                |
| PBGA                     | plastic ball grid array             |
| PCB                      | printed circuit board               |
| PDA                      | personal digital assistant          |
| PIA                      | peripheral interface adapter        |
| PLL                      | phase locked loop                   |
| PSU                      | power supply unit                   |
| p/u                      | pull-up resistor                    |
| RISC                     | reduced instruction set computer    |
| RTC                      | Real-Time Clock                     |
| SIR                      | slow (9600-115.2 kbps) infrared     |
| SRAM                     | static random access memory         |
| SSI                      | synchronous serial interface        |
| TAP                      | test access port                    |
| TLB                      | translation lookaside buffer        |
| UART                     | universal asynchronous receiver     |

Table 1. Acronyms and Abbreviations (cont.)



### 1.2. Units of Measurement

| Symbol  | Unit of Measure                      |
|---------|--------------------------------------|
| °C      | degree Celsius                       |
| fs      | sample frequency                     |
| Hz      | hertz (cycle per second)             |
| kbits/s | kilobits per second                  |
| kbyte   | kilobyte (1,024 bytes)               |
| kHz     | kilohertz                            |
| kΩ      | kilohm                               |
| Mbits/s | megabits (1,048,576 bits) per second |
| Mbyte   | megabyte (1,048,576 bytes)           |
| Mbyte/s | megabytes per second                 |
| MHz     | megahertz (1,000 kilohertz)          |
| μΑ      | microampere                          |
| μF      | microfarad                           |
| μW      | microwatt                            |
| μs      | microsecond (1,000 nanoseconds)      |
| mA      | milliampere                          |
| mW      | milliwatt                            |
| ms      | millisecond (1,000 microseconds)     |
| ns      | nanosecond                           |
| V       | volt                                 |
| W       | watt                                 |

**Table 2. Unit of Measurement** 

#### 1.3. General Conventions

Hexadecimal numbers are presented with all letters in uppercase and a lowercase "h" appended or with a 0x at the beginning. For example, 0x14 and 03CAh are hexadecimal numbers. Binary numbers are enclosed in single quotation marks when in text (for example, '11' designates a binary number). Numbers not indicated by an "h", 0x or quotation marks are decimal.

Registers are referred to by acronym, with bits listed in brackets separated by a hyphen (-) (for example, CODR[0-7]), and are described in the *EP7312 User's Manual*, The use of "tbd" indicates values that are "to be determined," "n/a" designates "not available," and "n/c" indicates a pin that is a "no connect."

### 1.4. Pin Description Conventions

Abbreviations used for signal directions are listed in Table 3.

| Abbreviation | Direction       |
|--------------|-----------------|
| 1            | Input           |
| 0            | Output          |
| I/O          | Input or Output |

**Table 3. Pin Description Conventions** 



### 2. ELECTRICAL SPECIFICATIONS

### 2.1. Absolute Maximum Ratings

| DC Core, PLL, and RTC Supply Voltage | 2.9 V                          |
|--------------------------------------|--------------------------------|
| DC I/O Supply Voltage (Pad Ring)     | 3.6 V                          |
| DC Pad Input Current                 | ±10 mA/pin; ±100 mA cumulative |
| Storage Temperature, No Power        | -40°C to +125°C                |

**Table 4. Absolute Maximum Ratings** 

# 2.2. Recommended Operating Conditions

| DC core, PLL, and RTC Supply Voltage | 2.5 V ± 0.2 V                                                               |
|--------------------------------------|-----------------------------------------------------------------------------|
| DC I/O Supply Voltage (Pad Ring)     | 2.3V - 3.6V                                                                 |
| DC Input / Output Voltage            | O–I/O supply voltage                                                        |
| Operating Temperature                | Extended -20°C to +70°C; Commercial 0°C to +70°C; Industrial -40°C to +85°C |

**Table 5. Recommended Operating Conditions** 

### 2.3. DC Characteristics

All characteristics are specified at  $V_{DD}=2.5$  volts and  $V_{SS}=0$  volts over an operating temperature of  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$  for all frequencies of operation. The

current consumption figures relate to typical conditions at 2.5 V, 18.432 MHz operation with the PLL switched "on."

| Symbol | Parameter                                       | Min            | Тур | Max            | Unit | Conditions               |
|--------|-------------------------------------------------|----------------|-----|----------------|------|--------------------------|
| VIH    | CMOS input high voltage                         | 1.7            |     | $V_{DD} + 0.3$ | V    | $V_{DD} = 2.5 \text{ V}$ |
| VIL    | CMOS input low voltage                          | -0.3           |     | 0.8            | V    | $V_{DD} = 2.5 \text{ V}$ |
| VT+    | Schmitt trigger positive going threshold        | 1.6 (Typ)      |     | 2.0            | V    |                          |
| VT-    | Schmitt trigger negative going threshold        | 0.8            |     | 1.2 (Typ)      | V    |                          |
| Vhst   | Schmitt trigger hysteresis                      | 0.1            |     | 0.4            | V    | VIL to VIH               |
| VOH    | CMOS output high voltage                        | $V_{DD} - 0.2$ |     |                | V    | IOH = 0.1 mA             |
|        | Output drive 1                                  | 2.5            |     |                | V    |                          |
|        | Output drive 2                                  | 2.5            |     |                | V    | IOH = 4 mA               |
|        |                                                 |                |     |                |      | IOH = 12 mA              |
| VOL    | CMOS output low voltage                         |                |     | 0.3            | V    | IOL = -0.1 mA            |
|        |                                                 |                |     | 0.5            | V    |                          |
|        | Output drive 1                                  |                |     | 0.5            | V    | IOL = -4 mA              |
|        | Output drive 2                                  |                |     |                |      | IOL = -12 mA             |
| IIN    | Input leakage current <sup>1</sup>              |                |     | 1.0            | μA   | $VIN = V_{DD}$ or $GND$  |
| IOZ    | Output three-state leakage current <sup>2</sup> | 25             |     | 100            | μA   | $VOUT = V_{DD}$ or GND   |
| CIN    | Input capacitance                               | 8              |     | 10.0           | рF   |                          |

**Table 6. DC Characteristics** 



| Symbol                 | Parameter                                                 | Min | Тур        | Max     | Unit | Conditions                                                                                                                                                            |
|------------------------|-----------------------------------------------------------|-----|------------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COUT                   | Output capacitance                                        | 8   |            | 10.0    | pF   |                                                                                                                                                                       |
| CI/O                   | Transceiver capacitance                                   | 8   |            | 10.0    | pF   |                                                                                                                                                                       |
| IDD <sub>startup</sub> | Startup current consumption                               |     |            | 15.0    | μА   | Initial 100 ms from power up, Cache disabled, 32 kHz oscillator not stable, POR signal at VIL, all other I/O static, VIH = V <sub>DD</sub> ± 0.1 V, VIL = GND ± 0.1 V |
| IDD <sub>standby</sub> | Standby current consumption                               |     | De-Rat-    | De-Rat- | μΑ   | Just 32 kHz oscillator                                                                                                                                                |
|                        | Core, Osc, RTC @2.5V                                      |     | ing        | ing     |      | running, Cache dis-                                                                                                                                                   |
|                        | I/O @ 2.5V                                                |     | Curves     | Curves  |      | abled, all other I/O                                                                                                                                                  |
|                        | On the DTO @0.5V                                          |     | to be      | to be   |      | static, VIH = V <sub>DD</sub> ±                                                                                                                                       |
|                        | Core, Osc, RTC @2.5V                                      |     | added      | added   |      | 0.1 V, VIL = GND ±                                                                                                                                                    |
|                        | I/O @ 3.3V                                                |     |            |         |      | 0.1 V                                                                                                                                                                 |
| IDD <sub>idle</sub>    | Idle current consumption  At 13 MHz  Core, Osc, RTC @2.5V |     | TBD        | 4.2     | mA   | Both oscillators run-<br>ning, CPU static,<br>Cache disabled, LCD                                                                                                     |
|                        | I/O @ 2.5V                                                |     | TBD        |         |      | refresh active, VIH = V <sub>DD</sub> ± 0.1 V, VIL =                                                                                                                  |
|                        | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                        |     | TBD<br>TBD |         |      | GND ± 0.1 V                                                                                                                                                           |
|                        | At 18 MHz                                                 |     |            | 6.0     |      |                                                                                                                                                                       |
|                        | Core, Osc, RTC @2.5V<br>I/O @ 2.5V                        |     | TBD<br>TBD |         |      |                                                                                                                                                                       |
|                        | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                        |     | TBD<br>TBD |         |      |                                                                                                                                                                       |
|                        | At 36 MHz<br>Core, Osc, RTC @2.5V                         |     | TBD        | 12.0    |      |                                                                                                                                                                       |
|                        | I/O @ 2.5V                                                |     | TBD        |         |      |                                                                                                                                                                       |
|                        | Core, Osc, RTC @2.5V<br>I/O @ 3.3                         |     | TBD<br>TBD |         |      |                                                                                                                                                                       |
|                        |                                                           |     |            |         |      |                                                                                                                                                                       |

Table 6. DC Characteristics (cont.)



| Symbol                  | Parameter                                                               | Min | Тур        | Max | Unit | Conditions                                                                              |
|-------------------------|-------------------------------------------------------------------------|-----|------------|-----|------|-----------------------------------------------------------------------------------------|
| IDD <sub>operatin</sub> | Operating current consumption At 13 MHz Core, Osc, RTC @2.5V I/O @ 2.5V |     | TBD<br>TBD | 14  | mA   | All system active, run-<br>ning typical program,<br>cache disabled, and<br>LCD inactive |
|                         | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                                      |     | TBD<br>TBD |     |      |                                                                                         |
|                         | At 18 MHz<br>Core, Osc, RTC @2.5V<br>I/O @ 2.5V                         |     | TBD<br>TBD | 30  |      |                                                                                         |
|                         | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                                      |     | TBD<br>TBD |     |      |                                                                                         |
|                         | At 36 MHz<br>Core, Osc, RTC @2.5V<br>I/O @ 2.5V                         |     | TBD<br>TBD | 40  |      |                                                                                         |
|                         | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                                      |     | TBD<br>TBD |     |      |                                                                                         |
|                         | At 49 MHz  Core, Osc, RTC @2.5V  I/O @ 2.5V                             |     | TBD<br>TBD | 50  |      |                                                                                         |
|                         | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                                      |     | TBD<br>TBD |     |      |                                                                                         |
|                         | At 74 MHz<br>Core, Osc, RTC @2.5V<br>I/O @ 2.5V                         |     | TBD<br>TBD | 68  |      |                                                                                         |
|                         | Core, Osc, RTC @2.5V<br>I/O @ 3.3V                                      |     | TBD<br>TBD |     |      |                                                                                         |

Table 6. DC Characteristics (cont.)



| Symbol                 | Parameter              | Min | Тур | Max | Unit | Conditions              |
|------------------------|------------------------|-----|-----|-----|------|-------------------------|
| V <sub>DDstandby</sub> | Standby supply voltage | TBD |     |     | V    | Minimum standby volt-   |
|                        |                        |     |     |     |      | age for state retention |
|                        |                        |     |     |     |      | and RTC operation       |
|                        |                        |     |     |     |      | only                    |

#### Table 6. DC Characteristics (cont.)

- <sup>1</sup> The leakage value given assumes that the pin is configured as an input pin but is not currently being driven. An input pin not driven will have a maximum leakage of 1 μA. When the pin is driven, there will be no leakage.
- <sup>2</sup> Assumes buffer has no pull-up or pull-down resistors.
- <sup>3</sup> The leakage value given assumes that the pin is configured as an output pin but is not currently being driven. An output pin not driven will have leakage between 25 μA and 100 μA. When the pin is driven, there will be no leakage. Note that this applies to all output pins and all I/O pins configured as outputs.

Notes:

- All power dissipation values can be derived from taking the particular IDD current and multiplying by 2.5 V.
- 2) The RTC of the EP7312 should be brought up at room temperature. This is required because the RTC OSC will NOT function properly if it is brought up at -40°C. Once operational, it will continue to operate down to -20°C extended and 0°C commercial.
- 3) A typical design will provide 3.3 V to the I/O supply (i.e., V<sub>DD</sub>IO), and 2.5 V to the remaining logic. This is to allow the I/O to be compatible with 3.3 V powered external logic (i.e., 3.3 V DRAMs).
- 4) Pull-up current =  $50 \mu A$  typical at  $V_{DD} = 3.3 \text{ volts}$ .



# 2.4. AC Characteristics

All characteristics are specified at  $V_{DD}=2.3$  to 2.7 volts and  $V_{SS}=0$  volts over an operating temperature of 0°C to +70°C. Those characteristics marked with a # will be significantly different for

13 MHz mode because the EXPCLK is provided as an input rather than generated internally. These timings are estimated at present. The timing values are referenced to  $1/2\ V_{DD}$ .

|        |                                                  | 13 MHz |        | 18/3 | 36 MHz |       |
|--------|--------------------------------------------------|--------|--------|------|--------|-------|
| Symbol | Parameter                                        | Min    | Max    | Min  | Max    | Units |
| t1     | Falling CS to data bus Hi-Z                      | 0      | 35     | 0    | 25     | ns    |
| t2     | Address change to valid write data               | 0      | 45     | 0    | 35     | ns    |
| t3     | DATA in to falling EXPCLK setup time             | 0 #    | _      | 18   | _      | ns    |
| t4     | DATA in to falling EXPCLK hold time              | 10 #   | _      | 0    | _      | ns    |
| t5     | EXPRDY to falling EXPCLK setup time              | 0 #    | _      | 18   | _      | ns    |
| t6     | Falling EXPCLK to EXPRDY hold time               | 10 #   | 50     | 0    | 50     | ns    |
| t7     | Rising nMWE to data invalid hold time            | 10     | _      | 5    | _      | ns    |
| t8     | Sequential data valid to falling nMWE setup time | -10    | 10     | -10  | 10     | ns    |
| t9     | Row address to falling nSDRAS setup time         | TBD    | -      | TBD  | -      | ns    |
| t10    | Falling nSDRAS to row address hold time          | TBD    | -      | TBD  | -      | ns    |
| t11    | Column address to falling nSDCAS setup time      | TBD    | -      | TBD  | -      | ns    |
| t12    | Falling nSDCAS to column address hold time       | TBD    | -      | TBD  | -      | ns    |
| t13    | Write data valid to falling nSDCAS setup time    | TBD    | -      | TBD  | -      | ns    |
| t14    | Write data valid from falling nSDCAS hold time   | TBD    | -      | TBD  | -      | ns    |
| t15    | LCD CL2 low time                                 | 80     | 3,475  | 80   | 3,475  | ns    |
| t16    | LCD CL2 high time                                | 80     | 3,475  | 80   | 3,475  | ns    |
| t17    | LCD falling CL[2] to rising CL[1] delay          | 0      | 25     | 0    | 25     | ns    |
| t18    | LCD falling CL[1] to rising CL[2]                | 80     | 3,475  | 80   | 3,475  | ns    |
| t19    | LCD CL[1] high time                              | 80     | 3,475  | 80   | 3,475  | ns    |
| t20    | LCD falling CL[1] to falling CL[2]               | 200    | 6,950  | 200  | 6,950  | ns    |
| t21    | LCD falling CL[1] to FRM toggle                  | 300    | 10,425 | 300  | 10,425 | ns    |
| t22    | LCD falling CL[1] to M toggle                    | -10    | 20     | -10  | 20     | ns    |
| t23    | LCD rising CL[2] to display data change          | -10    | 20     | -10  | 20     | ns    |
| t24    | Falling EXPCLK to address valid                  | _      | 33 #   | _    | 5      | ns    |

**Table 7. AC Timing Characteristics** 



|                    |                                                              | 1:  | 13 MHz |     | 36 MHz |       |
|--------------------|--------------------------------------------------------------|-----|--------|-----|--------|-------|
| Symbol             | Parameter                                                    | Min | Max    | Min | Max    | Units |
| t25                | Data valid to falling nMWE for non sequential access only    | 5   | _      | 5   | _      | ns    |
| t31                | SSICLK period (slave mode)                                   | 0   | 512    | 0   | 512    | kHz   |
| t32                | SSICLK high                                                  | 925 | 1025   | 925 | 1025   | ns    |
| t33                | SSICLK low                                                   | 925 | 1025   | 925 | 1025   | ns    |
| t34                | SSICLK rise / fall time                                      |     | 7      |     | 7      | ns    |
| t35                | SSICLK rising to RX and / or TX frame sync                   |     | 528    |     | 528    | ns    |
| t36                | SSICLK rising edge to frame sync low                         |     | 448    |     | 448    | ns    |
| t37                | SSICLK rising edge to TX data valid                          |     | 80     |     | 80     | ns    |
| t38                | SSIRXDA data set-up time                                     | 30  |        | 30  |        | ns    |
| t39                | SSIRXDA data hold time                                       | 40  |        | 40  |        | ns    |
| t40                | SSITXFR and / or SSIRXFR period                              | 750 |        | 750 |        | ns    |
| t <sub>nCSRD</sub> | Negative strobe (nCS[0-5]) zero wait state read access time  | TBD |        | TBD |        | TBD   |
| t <sub>nCSWR</sub> | Negative strobe (nCS[0-5]) zero wait state write access time | TBD |        | TBD |        | TBD   |
| t <sub>EXBST</sub> | Sequential expansion burst mode read access time             | TBD |        | TBD |        | TBD   |
| t <sub>RC</sub>    | SDRAM cycle time                                             | TBD | -      | TBD | -      | TBD   |
| t <sub>RAC</sub>   | Access time from SDRAS                                       | TBD | -      | TBD | -      | TBD   |
| t <sub>RP</sub>    | SDRAS precharge time                                         | TBD | -      | TBD | -      | TBD   |
| t <sub>CAS</sub>   | SDCAS pulse width                                            | TBD | -      | TBD | -      | TBD   |
| t <sub>CP</sub>    | SDCAS precharge in page mode                                 | TBD | -      | TBD | -      | TBD   |
| t <sub>PC</sub>    | Page mode cycle time                                         | TBD | -      | TBD | -      | TBD   |
| t <sub>CSR</sub>   | SDCAS set-up time for auto refresh                           | TBD | -      | TBD | -      | TBD   |
| t <sub>RAS</sub>   | SDRAS pulse width                                            | TBD | -      | TBD | -      | TBD   |

Table 7. AC Timing Characteristics (cont.)

Notes: All SDRAM 36 MHz timings are for SDRAM operation. The values for 36 MHz include 1 wait state, and the 18 MHz values have 0 wait states.





Figure 2. Consecutive Memory Read Cycles with Minimum Wait States

Notes: 1) tnCSRD = 50 ns at 36.864 MHz

70 ns at 18.432 MHz 120 ns at 13.0 MHz

Maximum values for minimum wait states. This time can be extended by integer multiples of the clock period (27 ns at 36 MHz, 54 ns at 18.432 MHz, and 77 ns at 13 MHz), by either driving EXPRDY low and/or by programming a number of wait states. EXPRDY is sampled on the falling edge of EXPCLK before the data transfer. If low at this point, the transfer is delayed by one clock

period where EXPRDY is sampled again. EXPCLK need not be referenced when driving EXPRDY, but is shown for clarity.

2) Consecutive reads with sequential access enabled are identical except that the sequential access wait state field is used to determine the number of wait states, and no idle cycles are inserted between successive non-sequential ROM/expansion cycles. This improves performance so the SQAEN bit should always be set where possible.

- tnCSRD = tADRD = tPCSRD
- 4) When the EP7312 device implements consecutive reads(e.g., use of the LDM instruction), regardless of the state of the SQAEN bit, the signals nMOE and nCSx will always remain low through the entire multi-read access. They will not toggle in-between each different address access. In order to have these signals toggle, single access read instructions (e.g., LDR) must be used.





Figure 3. Sequential Page Mode Read Cycles with Minimum Wait States

Notes: 1) tEXBST = 35 ns at 36.864 MHz

35 ns at 18.432 MHz 55 ns at 13.0 MHz

(Value for 36.864 MHz assumes 1 wait state.)

Maximum values for minimum wait states. This time can be extended by integer multiples of the clock period (27 nsec at 36 MHz, 54 nsec at 18.432 MHz and 77 ns at 13 MHz), by either driving EXPRDY low and/or by programming a number of wait states. EXPRDY is sampled on the falling edge of EXPCLK before the data transfer. If low at this point, the transfer is delayed by one clock period where EXPRDY is sampled again. EXPCLK need not be referenced when driving EXPRDY, but is shown for clarity.

2) Consecutive reads with sequential access enabled are identical except that the sequential access wait state field is used to determine the number of wait states, and no idle cycles are inserted between successive non-sequential ROM/expansion cycles. This improves performance so the SQAEN bit should always be set where possible.





Figure 4. Consecutive Memory Write Cycles with Minimum Wait States

Notes:

1) tnCSWR = 35 nsec at 36.864 MHz 70 ns at 18.432 MHz 120 ns at 13.0 MHz

Maximum values for minimum wait states. This time can be extended by integer multiples of the clock period (27 nsec at 36 MHz, 54 nsec at 18.432 MHz, and 77 nsec at 13 MHz), by either driving EXPRDY low and/or by programming a number of wait states. EXPRDY is sampled on the falling edge of EXPCLK before the data transfer. If low at this point, the transfer is delayed by one clock period where EXPRDY is sampled again. EXPCLK need not be referenced when driving EXPRDY, but is shown for clarity.

- 2) Consecutive reads with sequential access enabled are identical except that the sequential access wait state field is used to determine the number of wait states, and no idle cycles are inserted between successive non-sequential ROM/expansion cycles. This improves performance so the SQAEN bit should always be set where possible.
- 3) Zero wait states for sequential writes is not permitted for memory devices which use nMWE pin, as this cannot be driven with valid timing under zero wait state conditions.





Figure 5. SDRAM Read Cycles SDCAS Latency = 2

Notes: 1. tRCD (delay time ACT to READ/WRITE command) = 30 ns or 2 cycles at 36 MHz.

- 2. tRP (PRE to ACT command period) = 30 ns or 2 cycles at 36 MHz.
- 3. tRAS (ACT to PRE command period) = 60 ns or 3 cycles at 36 MHz.
- 4. tRC (ACT to REF/ACT command period [operation]) = 90 ns or 4 cycles at 36 MHz.
- 5. For SDCAS latency 3, there will be an extra cycle between T4 and T5.





Figure 6. SDRAM Read Cycles SDCAS Latency = 3



Figure 7. SDRAM Write Cycles

Note: tDPL (data in to PRE command period command) = 10 ns or 1 cycle at 36 MHz.





Figure 8. SDRAM Refresh Cycles

Note: tRC1 (REF to REF/ACT command period [refresh]) = 90 ns or 4 cycles at 36 MHz.



Figure 9. LCD Controller Timings

Notes: 1) The figure shows the end of a line.

- 2) If FRM is high during the CL[1] pulse, this marks the first line in the display.
- 3) CL[2] low time is doubled during the CL[1] high pulse.





Figure 10. SSI1 Interface for AD7811/2



Figure 11. SSI2 Interface Timings



### 3. 208-PIN LQFP PACKAGE CHARACTERISTICS

### 3.1. 208-Pin LQFP Pin Diagram



Figure 12. 208-Pin LQFP (Low Profile Quad Flat Pack) Pin Diagram

Notes: 1. N/C should not be grounded but left as no connects.

2. Pin differences between the EP7212 and the EP7312 are bolded.



# 3.2. 208-Pin LQFP Package Specifications





Figure 13. 208-Pin LQFP Package Outline Drawing

Notes:

- 1) Dimensions are in millimeters (inches), and controlling dimension is millimeter.
- 2) Drawing above does not reflect exact package pin count.
- 3) Before beginning any new design with this device, please contact Cirrus Logic for the latest package information.
- 4) For pin locations, please see Figure 12. For pin descriptions see the *EP7312 User's Manual*.



# 3.3. 208-Pin LQFP Numeric Pin Listing

| Pin No.         Signal         Type         Strength         Reset State           1         nCS[5]         Out         1         High           2         VDDIO         Pad Pwr         3         VSSIO         Pad Gnd           4         EXPCLK         I/O         1         Low           5         WORD         Out         1         Low           6         WRITE/ nsDRAS         O         1         Low           7         RUN/CLKEN         O         1         Low           8         EXPRDY         In         1         High           10         RXD[2]         In         1         High           10         RXD[2]         In         1         High           10         RXD[2]         In         In         Input           12         VSSIO         Pad Gnd         1         Input           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input                                                                                                                       | Din |           | ı       | 1         | Danet |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|---------|-----------|-------|
| 2         VDDIO         Pad Pwr           3         VSSIO         Pad Gnd           4         EXPCLK         I/O         1           5         WORD         Out         1         Low           6         WRITE/<br>nSDRAS         Out         1         Low           7         RUN/CLKEN         O         1         Low           8         EXPRDY         In         1         High           9         TXD[2]         Out         1         High           10         RXD[2]         In         1         Input           12         VSSIO         Pad Gnd         2         1         Input           12         VSSIO         Pad Gnd         1         Input         2         PA[6]                                                                                                         |     | _         |         | Strength  | State |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1   |           | Out     | 1         | High  |
| 4         EXPCLK         I/O         1           5         WORD         Out         1         Low           6         WRITE/ nSDRAS         Out         1         Low           7         RUN/CLKEN         O         1         Low           8         EXPRDY         In         1         High           9         TXD[2]         Out         1         High           10         RXD[2]         In         1         Input           12         VSSIO         Pad Gnd         1         Input           12         VSSIO         Pad Gnd         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[1]         I                                                                                                                                 | 2   | VDDIO     | Pad Pwr |           |       |
| 5         WORD         Out         1         Low           6         WRITE/ nSDRAS         Out         1         Low           7         RUN/CLKEN         O         1         Low           8         EXPRDY         In         1           9         TXD[2]         In         1           10         RXD[2]         In         High           11         TDI         In         with p/u*           12         VSSIO         Pad Gnd         Pad Gnd           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/         I/O         1         Input           20         PB[0]/         I/O         1         Input           21         VDDIO         Pad Pwr         22         TDO         Out                                                                                                                                | 3   | VSSIO     | Pad Gnd |           |       |
| 6         WRITE/ nSDRAS         Out         1         Low           7         RUN/CLKEN         O         1         Low           8         EXPRDY         In         1         9           9         TXD[2]         Out         1         High           10         RXD[2]         In         1         High           11         TDI         In         with p/u*         1           12         VSSIO         Pad Gnd         1         Input           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/PR[2]         I/O         1         Input           20         PB[0]/PR[2]         I/O         1         Input           21         VDDIO         Pad Pwr         2         Three state <td< td=""><td>4</td><td>EXPCLK</td><td>I/O</td><td>1</td><td></td></td<>                                                        | 4   | EXPCLK    | I/O     | 1         |       |
| NSDRAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 5   | WORD      | Out     | 1         | Low   |
| 8         EXPRDY         In         1           9         TXD[2]         Out         1         High           10         RXD[2]         In         In         High           11         TDI         In         with p/u*         In           12         VSSIO         Pad Gnd         Pad Gnd         Input           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/PB[3]         I/O         1         Input           19         PB[0]/PRDY2         I/O         1         Input           20         PB[0]/PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         2         1         Input           22         TDO         Out         1         Input           <                                                                                                                    | 6   |           | Out     | 1         | Low   |
| 9         TXD[2]         Out         1         High           10         RXD[2]         In         In         With p/u*           11         TDI         In         with p/u*         In           12         VSSIO         Pad Gnd         Input         Input           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[6]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[3]         I/O         1         Input           19         PB[1]/PRDY2         I/O         1         Input           20         PB[0]/PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         2         1         Input           22         TDO         Out         1         Input         2         PA[6]         I/O         1         Input                                                                                                                       | 7   | RUN/CLKEN | 0       | 1         | Low   |
| 10         RXD[2]         In           11         TDI         In         with p/u*           12         VSSIO         Pad Gnd           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]//PRDY2         I/O         1         Input           20         PB[0]//PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         2         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input                                                                                                                        | 8   | EXPRDY    | In      | 1         |       |
| 11         TDI         In         with p/u*           12         VSSIO         Pad Gnd           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]//PRDY2         I/O         1         Input           20         PB[0]//PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         TDO         Out         1         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           29         PA[1]         I/O         1         Input                                                                                                                            | 9   | TXD[2]    | Out     | 1         | High  |
| 12         VSSIO         Pad Gnd           13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/<br>PRDY2         I/O         1         Input           20         PB[0]/<br>PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         TDO         Out         1         Three state           23         PA[7]         I/O         1         Input         24         PA[6]         I/O         1         Input         25         PA[5]         I/O         1         Input         26         PA[4]         I/O         1         Input         27         PA[3]         I/O         1         Input         28         PA[2]         I/O         1         Input         30         PA[0]         I/O         1 <t< td=""><td>10</td><td>RXD[2]</td><td>In</td><td></td><td></td></t<> | 10  | RXD[2]    | In      |           |       |
| 13         PB[7]         I/O         1         Input           14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/<br>PRDY2         I/O         1         Input           20         PB[0]/<br>PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         2         1         Input           21         VDDIO         Pad Pwr         2         1         Input           22         TDO         Out         1         Input           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           28         PA[2]         I/O         1         Input </td <td>11</td> <td>TDI</td> <td>In</td> <td>with p/u*</td> <td></td>                                     | 11  | TDI       | In      | with p/u* |       |
| 14         PB[6]         I/O         1         Input           15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/PRDY2         I/O         1         Input           20         PB[0]/PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         2         2         TDO         Out         1         Three state           23         PA[7]         I/O         1         Input         2         Three state         23         PA[7]         I/O         1         Input         24         PA[6]         I/O         1         Input         25         PA[5]         I/O         1         Input         26         PA[4]         I/O         1         Input         27         PA[3]         I/O         1         Input         28         PA[2]         I/O         1         Input         30         PA[0]         I/O         1         Input         30         PA[0]                                               | 12  | VSSIO     | Pad Gnd |           |       |
| 15         PB[5]         I/O         1         Input           16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/PRDY2         I/O         1         Input           20         PB[0]/PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           3                                                                                                                        | 13  | PB[7]     | I/O     | 1         | Input |
| 16         PB[4]         I/O         1         Input           17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/PRDY2         I/O         1         Input           20         PB[0]/PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         2         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           34                                                                                                                        | 14  | PB[6]     | I/O     | 1         | Input |
| 17         PB[3]         I/O         1         Input           18         PB[2]         I/O         1         Input           19         PB[1]/ PRDY2         I/O         1         Input           20         PB[0]/ PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           34         PHDIN         In         Input                                                                                                                                                                                                            | 15  | PB[5]     | I/O     | 1         | Input |
| 18         PB[2]         I/O         1         Input           19         PB[1]/ PRDY2         I/O         1         Input           20         PB[0]/ PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           34         PHDIN         In                                                                                                                                                                                                                          | 16  | PB[4]     | I/O     | 1         | Input |
| 19         PB[1]/<br>PRDY2         I/O         1         Input           20         PB[0]/<br>PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           34         PHDIN         In         In                                                                                                                                                                                                                                                                        | 17  | PB[3]     | I/O     | 1         | Input |
| PRDY2         I/O         1         Input           20         PB[0]/ PRDY1         I/O         1         Input           21         VDDIO         Pad Pwr         22         Three state           22         TDO         Out         1         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           34         PHDIN         In                                                                                                                                                                                                                                        | 18  | PB[2]     | I/O     | 1         | Input |
| PRDY1         Pad Pwr           21         VDDIO         Pad Pwr           22         TDO         Out         1         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                 | 19  |           | I/O     | 1         | Input |
| 22         TDO         Out         1         Three state           23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                          | 20  |           | I/O     | 1         | Input |
| 23         PA[7]         I/O         1         Input           24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21  | VDDIO     | Pad Pwr |           |       |
| 24         PA[6]         I/O         1         Input           25         PA[5]         I/O         1         Input           26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 22  | TDO       | Out     | 1         |       |
| 25       PA[5]       I/O       1       Input         26       PA[4]       I/O       1       Input         27       PA[3]       I/O       1       Input         28       PA[2]       I/O       1       Input         29       PA[1]       I/O       1       Input         30       PA[0]       I/O       1       Input         31       LEDDRV       Out       1       Low         32       TXD[1]       Out       1       High         33       VSSIO       Pad Gnd       1       High         34       PHDIN       In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 23  | PA[7]     | I/O     | 1         | Input |
| 26         PA[4]         I/O         1         Input           27         PA[3]         I/O         1         Input           28         PA[2]         I/O         1         Input           29         PA[1]         I/O         1         Input           30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 24  | PA[6]     | I/O     | 1         | Input |
| 27       PA[3]       I/O       1       Input         28       PA[2]       I/O       1       Input         29       PA[1]       I/O       1       Input         30       PA[0]       I/O       1       Input         31       LEDDRV       Out       1       Low         32       TXD[1]       Out       1       High         33       VSSIO       Pad Gnd       1       High         34       PHDIN       In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 25  | PA[5]     | I/O     | 1         | Input |
| 28       PA[2]       I/O       1       Input         29       PA[1]       I/O       1       Input         30       PA[0]       I/O       1       Input         31       LEDDRV       Out       1       Low         32       TXD[1]       Out       1       High         33       VSSIO       Pad Gnd       1       High         34       PHDIN       In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26  | PA[4]     | I/O     | 1         | Input |
| 29       PA[1]       I/O       1       Input         30       PA[0]       I/O       1       Input         31       LEDDRV       Out       1       Low         32       TXD[1]       Out       1       High         33       VSSIO       Pad Gnd       1       High         34       PHDIN       In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 27  | PA[3]     | I/O     | 1         | Input |
| 30         PA[0]         I/O         1         Input           31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 28  | PA[2]     | I/O     | 1         | Input |
| 31         LEDDRV         Out         1         Low           32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 29  | PA[1]     | I/O     | 1         | Input |
| 32         TXD[1]         Out         1         High           33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 30  | PA[0]     | I/O     | 1         | Input |
| 33         VSSIO         Pad Gnd         1         High           34         PHDIN         In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 31  | LEDDRV    | Out     | 1         | Low   |
| 34 PHDIN In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 32  | TXD[1]    | Out     | 1         | High  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 33  | VSSIO     | Pad Gnd | 1         | High  |
| 35 CTS In                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 34  | PHDIN     | In      |           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 35  | CTS       | In      |           |       |

| D:         |                      |           |           | Dooot          |
|------------|----------------------|-----------|-----------|----------------|
| Pin<br>No. | Signal               | Туре      | Strength  | Reset<br>State |
| 36         | RXD[1]               | In        |           |                |
| 37         | DCD                  | In        |           |                |
| 38         | DSR                  | In        |           |                |
| 39         | nTEST[1]             | In        | With p/u* |                |
| 40         | nTEST[0]             | In        | With p/u* |                |
| 41         | EINT[3]              | In        |           |                |
| 42         | nEINT[2]             | In        |           |                |
| 43         | nEINT[1]             | In        |           |                |
| 44         | nEXTFIQ              | In        |           |                |
| 45         | PE[2]/<br>CLKSEL     | I/O       | 1         | Input          |
| 46         | PE[1]/<br>BOOTSEL[1] | I/O       | 1         | Input          |
| 47         | PE[0]/<br>BOOTSEL[0] | I/O       | 1         | Input          |
| 48         | VSSRTC               | RTC Gnd   |           |                |
| 49         | RTCOUT               | Out       |           |                |
| 50         | RTCIN                | In        |           |                |
| 51         | VDDRTC               | RTC power |           |                |
| 52         | N/C                  |           |           |                |
| 53         | PD[7]/<br>SDQM[1]    | I/O       | 1         | Low            |
| 54         | PD[6]/<br>SDQM[0]    | I/O       | 1         | Low            |
| 55         | PD[5]                | I/O       | 1         | Low            |
| 56         | PD[4]                | I/O       | 1         | Low            |
| 57         | VDDIO                | Pad Pwr   |           |                |
| 58         | TMS                  | In        | with p/u* |                |
| 59         | PD[3]                | I/O       | 1         | Low            |
| 60         | PD[2]                | I/O       | 1         | Low            |
| 61         | PD[1]                | I/O       | 1         | Low            |
| 62         | PD[0]/<br>LEDFLSH    | I/O       | 1         | Low            |
| 63         | SSICLK               | I/O       | 1         | Input          |
| 64         | VSSIO                | Pad Gnd   |           |                |
| 65         | SSITXFR              | I/O       | 1         | Low            |
| 66         | SSITXDA              | Out       | 1         | Low            |
| 67         | SSIRXDA              | In        |           |                |
| 68         | SSIRXFR              | I/O       |           | Input          |
| 69         | ADCIN                | In        | _         |                |
| 70         | nADCCS               | Out       | 1         | High           |

Table 8. 208-Pin LQFP Numeric Pin Listing

Table 8. 208-Pin LQFP Numeric Pin Listing (cont.)



| Pin |              |          |          | Reset  |
|-----|--------------|----------|----------|--------|
| No. | Signal       | Туре     | Strength | State  |
| 71  | VSSCORE      | Core Gnd | ou ongui |        |
| 72  | VDDCORE      | Core Pwr |          |        |
| 73  | VSSIO        | Pad Gnd  |          |        |
| 74  | VDDIO        | Pad Pwr  |          |        |
| 75  | DRIVE[1]     | I/O      | 2        | High / |
|     | [.]          | 0        | _        | Low    |
| 76  | DRIVE[0]     | I/O      | 2        | High / |
|     |              |          |          | Low    |
| 77  | ADCCLK       | Out      | 1        | Low    |
| 78  | ADCOUT       | Out      | 1        | Low    |
| 79  | SMPCLK       | Out      | 1        | Low    |
| 80  | FB[1]        | ln       |          |        |
| 81  | VSSIO        | Pad Gnd  |          |        |
| 82  | FB[0]        | ln       |          |        |
| 83  | COL[7]       | Out      | 1        | High   |
| 84  | COL[6]       | Out      | 1        | High   |
| 85  | COL[5]       | Out      | 1        | High   |
| 86  | COL[4]       | Out      | 1        | High   |
| 87  | COL[3]       | Out      | 1        | High   |
| 88  | COL[2]       | Out      | 1        | High   |
| 89  | VDDIO        | Pad Pwr  |          |        |
| 90  | TCLK         | In       |          |        |
| 91  | COL[1]       | Out      | 1        | High   |
| 92  | COL[0]       | Out      | 1        | High   |
| 93  | BUZ          | Out      | 1        | Low    |
| 94  | D[31]        | I/O      | 1        | Low    |
| 95  | D[30]        | I/O      | 1        | Low    |
| 96  | D[29]        | I/O      | 1        | Low    |
| 97  | D[28]        | I/O      | 1        | Low    |
| 98  | VSSIO        | Pad Gnd  |          |        |
| 99  | A[27]/DRA[0] | Out      | 2        | Low    |
| 100 | D[27]        | I/O      | 1        | Low    |
| 101 | A[26]/DRA[1] | Out      | 2        | Low    |
| 102 | D[26]        | I/O      | 1        | Low    |
| 103 | A[25]/DRA[2] | Out      | 2        | Low    |
| 104 | D[25]        | I/O      | 1        | Low    |
| 105 | HALFWORD     | Out      | 1        | Low    |
| 106 | A[24]/DRA[3] | Out      | 1        | Low    |
| 107 | VDDIO        | Pad Pwr  |          | _      |
| 108 | VSSIO        | Pad Gnd  |          | _      |

| Pin |                |         |          | Reset |
|-----|----------------|---------|----------|-------|
| No. | Signal         | Type    | Strength | State |
| 109 | D[24]          | I/O     | 1        | Low   |
| 110 | A[23]/DRA[4]   | Out     | 1        | Low   |
| 111 | D[23]          | I/O     | 1        | Low   |
| 112 | A[22]/DRA[5]   | Out     | 1        | Low   |
| 113 | D[22]          | I/O     | 1        | Low   |
| 114 | A[21]/DRA[6]   | Out     | 1        | Low   |
| 115 | D[21]          | I/O     | 1        | Low   |
| 116 | VSSIO          | Pad Gnd |          |       |
| 117 | A[20]/DRA[7]   | Out     | 1        | Low   |
| 118 | D[20]          | I/O     | 1        | Low   |
| 119 | A[19]/DRA[8]   | Out     | 1        | Low   |
| 120 | D[19]          | I/O     | 1        | Low   |
| 121 | A[18]/DRA[9]   | Out     | 1        | Low   |
| 122 | D[18]          | I/O     | 1        | Low   |
| 123 | VDDIO          | Pad Pwr |          |       |
| 124 | VSSIO          | Pad Gnd |          |       |
| 125 | nTRST          | In      |          |       |
| 126 | A[17]/ DRA[10] | Out     | 1        | Low   |
| 127 | D[17]          | I/O     | 1        | Low   |
| 128 | A[16]/ DRA[11] | Out     | 1        | Low   |
| 129 | D[16]          | I/O     | 1        | Low   |
| 130 | A[15]/ DRA[12] | Out     | 1        | Low   |
| 131 | D[15]          | I/O     | 1        | Low   |
| 132 | A[14]/ DRA[13] | Out     | 1        | Low   |
| 133 | D[14]          | I/O     | 1        | Low   |
| 134 | A[13]/ DRA[14] | Out     | 1        | Low   |
| 135 | D[13]          | I/O     | 1        | Low   |
| 136 | A[12]          | Out     | 1        | Low   |
| 137 | D[12]          | I/O     | 1        | Low   |
| 138 | A[11]          | Out     | 1        | Low   |
| 139 | VDDIO          | Pad Pwr |          |       |
| 140 | VSSIO          | Pad Gnd |          |       |
| 141 | D[11]          | I/O     | 1        | Low   |
| 142 | A[10]          | Out     | 1        | Low   |
| 143 | D[10]          | I/O     | 1        | Low   |
| 144 | A[9]           | Out     | 1        | Low   |
| 145 | D[9]           | I/O     | 1        | Low   |
| 146 | A[8]           | Out     | 1        | Low   |
| 147 | D[8]           | I/O     | 1        | Low   |
| 148 | A[7]           | Out     | 1        | Low   |

Table 8. 208-Pin LQFP Numeric Pin Listing (cont.)

Table 8. 208-Pin LQFP Numeric Pin Listing (cont.)



| Pin |                   | _        |          | Reset |
|-----|-------------------|----------|----------|-------|
| No. | Signal            | Туре     | Strength | State |
| 149 | VSSIO             | Pad Gnd  |          |       |
| 150 | D[7]              | I/O      | 1        | Low   |
| 151 | nBATCHG           | In       |          |       |
| 152 | nEXTPWR           | In       |          |       |
| 153 | BATOK             | In       |          |       |
| 154 | nPOR              | In       | Schmitt  |       |
| 155 | nMEDCHG/<br>nBROM | In       |          |       |
| 156 | nURESET           | In       | Schmitt  |       |
| 157 | VDDOSC            | Osc Pwr  |          |       |
| 158 | MOSCIN            | Osc      |          |       |
| 159 | MOSCOUT           | Osc      |          |       |
| 160 | VSSOSC            | Osc Gnd  |          |       |
| 161 | WAKEUP            | In       | Schmitt  |       |
| 162 | nPWRFL            | In       |          |       |
| 163 | A[6]              | Out      | 1        | Low   |
| 164 | D[6]              | I/O      | 1        | Low   |
| 165 | A[5]              | Out      | 1        | Low   |
| 166 | D[5]              | I/O      | 1        | Low   |
| 167 | VDDIO             | Pad Pwr  |          |       |
| 168 | VSSIO             | Pad Gnd  |          |       |
| 169 | A[4]              | Out      | 1        | Low   |
| 170 | D[4]              | I/O      | 1        | Low   |
| 171 | A[3]              | Out      | 2        | Low   |
| 172 | D[3]              | I/O      | 1        | Low   |
| 173 | A[2]              | Out      | 2        | Low   |
| 174 | VSSIO             | Pad Gnd  |          |       |
| 175 | D[2]              | I/O      | 1        | Low   |
| 176 | A[1]              | Out      | 2        | Low   |
| 177 | D[1]              | I/O      | 1        | Low   |
| 178 | A[0]              | Out      | 2        | Low   |
| 179 | D[0]              | I/O      | 1        | Low   |
| 180 | VSS CORE          | Core Gnd |          |       |
| 181 | VDD CORE          | Core Pwr |          |       |
| 182 | VSSIO             | Pad Gnd  |          |       |
| 183 | VDDIO             | Pad Pwr  |          |       |
| 184 | CL[2]             | Out      | 1        | Low   |
| 185 | CL[1]             | Out      | 1        | Low   |
| 186 | FRM               | Out      | 1        | Low   |
| 187 | M                 | Out      | 1        | Low   |

| Pin |                   |         |          | Reset |
|-----|-------------------|---------|----------|-------|
| No. | Signal            | Type    | Strength | State |
| 188 | DD[3]             | I/O     | 1        | Low   |
| 189 | DD[2]             | I/O     | 1        | Low   |
| 190 | VSSIO             | Pad Gnd |          |       |
| 191 | DD[1]             | I/O     | 1        | Low   |
| 192 | DD[0]             | I/O     | 1        | Low   |
| 193 | nSDCS[1]          | Out     | 1        | High  |
| 194 | nSDCS[0]          | Out     | 1        | High  |
| 195 | SDQM[3]           | I/O     | 2        | Low   |
| 196 | SDQM[2]           | I/O     | 2        | Low   |
| 197 | VDDIO             | Pad Pwr |          |       |
| 198 | VSSIO             | Pad Gnd |          |       |
| 199 | SDCKE             | I/O     | 2        | Low   |
| 200 | SDCLK             | I/O     | 2        | Low   |
| 201 | nMWE/nSDWE        | Out     | 1        | High  |
| 202 | nMOE/ nSD-<br>CAS | Out     | 1        | High  |
| 203 | VSSIO             | Pad Gnd |          |       |
| 204 | nCS[0]            | Out     | 1        | High  |
| 205 | nCS[1]            | Out     | 1        | High  |
| 206 | nCS[2]            | Out     | 1        | High  |
| 207 | nCS[3]            | Out     | 1        | High  |
| 208 | nCS[4]            | Out     | 1        | High  |

Note: 'With p/u' means with internal pull-up on the pin.

Table 8. 208-Pin LQFP Numeric Pin Listing (cont.)

Table 8. 208-Pin LQFP Numeric Pin Listing (cont.)



# **3.4. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP**

| Pin No. | Signal         | Туре | Position |
|---------|----------------|------|----------|
| 1       | NCS[5]         | Out  | 1        |
| 4       | EXPCLK         | I/O  | 3        |
| 5       | WORD           | Out  | 6        |
| 6       | WRITE          | Out  | 8        |
| 7       | RUN/CLKEN      | 0    | 10       |
| 8       | EXPRDY         | I    | 13       |
| 9       | TXD2           | Out  | 14       |
| 10      | RXD2           | ln   | 16       |
| 13      | PB[7]          | I/O  | 17       |
| 14      | PB[6]          | I/O  | 20       |
| 15      | PB[5]          | I/O  | 23       |
| 16      | PB[4]          | I/O  | 26       |
| 17      | PB[3]          | I/O  | 29       |
| 18      | PB[2]          | I/O  | 32       |
| 19      | PB[1]/PRDY2    | I/O  | 35       |
| 20      | PB[0]/PRDY1    | I/O  | 38       |
| 23      | PA[7]          | I/O  | 41       |
| 24      | PA[6]          | I/O  | 44       |
| 25      | PA[5]          | I/O  | 47       |
| 26      | PA[4]          | I/O  | 50       |
| 27      | PA[3]          | I/O  | 53       |
| 28      | PA[2]          | I/O  | 56       |
| 29      | PA[1]          | I/O  | 59       |
| 30      | PA[0]          | I/O  | 62       |
| 31      | LEDDRV         | Out  | 65       |
| 32      | TXD1           | Out  | 67       |
| 34      | PHDIN          | ln   | 69       |
| 35      | CTS            | ln   | 70       |
| 36      | RXD1           | ln   | 71       |
| 37      | DCD            | ln   | 72       |
| 38      | DSR            | ln   | 73       |
| 39      | NTEST1         | ln   | 74       |
| 40      | NTEST0         | ln   | 75       |
| 41      | EINT3          | ln   | 76       |
| 42      | NEINT2         | ln   | 77       |
| 43      | NEINT1         | ln   | 78       |
| 44      | NEXTFIQ        | ln   | 79       |
| 45      | PE[2]/CLKSEL   | I/O  | 80       |
| 46      | PE[1]/BOOTSEL1 | I/O  | 83       |
| 47      | PE[0]/BOOTSEL0 | I/O  | 86       |

Table 9. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package

| Pin No. | Signal        | Туре | Position |
|---------|---------------|------|----------|
| 53      | PD[7]         | I/O  | 89       |
| 54      | PD[6]         | I/O  | 92       |
| 55      | PD[5]         | I/O  | 95       |
| 56      | PD[4]         | I/O  | 98       |
| 59      | PD[3]         | I/O  | 101      |
| 60      | PD[2]         | I/O  | 104      |
| 61      | PD[1]         | I/O  | 107      |
| 62      | PD[0]/LEDFLSH | 0    | 110      |
| 68      | SSIRXFR       | I/O  | 122      |
| 69      | ADCIN         | ln   | 125      |
| 70      | NADCCS        | Out  | 126      |
| 75      | DRIVE1        | I/O  | 128      |
| 76      | DRIVE0        | I/O  | 131      |
| 77      | ADCCLK        | Out  | 134      |
| 78      | ADCOUT        | Out  | 136      |
| 79      | SMPCLK        | Out  | 138      |
| 80      | FB1           | In   | 140      |
| 82      | FB0           | In   | 141      |
| 83      | COL7          | Out  | 142      |
| 84      | COL6          | Out  | 144      |
| 85      | COL5          | Out  | 146      |
| 86      | COL4          | Out  | 148      |
| 87      | COL3          | Out  | 150      |
| 88      | COL2          | Out  | 152      |
| 91      | COL1          | Out  | 154      |
| 92      | COL0          | Out  | 156      |
| 93      | BUZ           | Out  | 158      |
| 94      | D[31]         | I/O  | 160      |
| 95      | D[30]         | I/O  | 163      |
| 96      | D[29]         | I/O  | 166      |
| 97      | D[28]         | I/O  | 169      |
| 99      | A[27]/DRA[0]  | Out  | 172      |
| 100     | D[27]         | I/O  | 174      |
| 101     | A[26]/DRA[1]  | Out  | 177      |
| 102     | D[26]         | I/O  | 179      |
| 103     | A[25]/DRA[2]  | Out  | 182      |
| 104     | D[25]         | I/O  | 184      |
| 105     | HALFWORD      | Out  | 187      |
| 106     | A[24]/DRA[3]  | Out  | 189      |
| 109     | D[24]         | I/O  | 191      |
| 110     | A[23]/DRA[4]  | Out  | 194      |
| 111     | D[23]         | I/O  | 196      |
| 112     | A[22]/DRA[5]  | Out  | 199      |
| 113     | D[22]         | I/O  | 201      |

Table 9. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package (cont.)



| Pin No. | Signal        | Туре | Position |
|---------|---------------|------|----------|
| 114     | A[21]/DRA[6]  | Out  | 204      |
| 115     | D[21]         | I/O  | 206      |
| 117     | A[20]/DRA[7]  | Out  | 209      |
| 118     | D[20]         | I/O  | 211      |
| 119     | A[19]/DRA[8]  | Out  | 214      |
| 120     | D[19]         | I/O  | 216      |
| 121     | A[18]/DRA[9]  | Out  | 219      |
| 122     | D[18]         | I/O  | 221      |
| 126     | A[17]/DRA[10] | Out  | 224      |
| 127     | D[17]         | I/O  | 226      |
| 128     | A[16]/DRA[11] | Out  | 229      |
| 129     | D[16]         | I/O  | 231      |
| 130     | A[15]/DRA[12] | Out  | 234      |
| 131     | D[15]         | I/O  | 236      |
| 132     | A[14]         | Out  | 239      |
| 133     | D[14]         | I/O  | 241      |
| 134     | A[13]         | Out  | 244      |
| 135     | D[13]         | I/O  | 246      |
| 136     | A[12]         | Out  | 249      |
| 137     | D[12]         | I/O  | 251      |
| 138     | A[11]         | Out  | 254      |
| 141     | D[11]         | I/O  | 256      |
| 142     | A[10]         | Out  | 259      |
| 143     | D[10]         | I/O  | 261      |
| 144     | A[9]          | Out  | 264      |
| 145     | D[9]          | I/O  | 266      |
| 146     | A[8]          | Out  | 269      |
| 147     | D[8]          | I/O  | 271      |
| 148     | A[7]          | Out  | 274      |
| 150     | D[7]          | I/O  | 276      |
| 151     | NBATCHG       | In   | 279      |
| 152     | NEXTPWR       | In   | 280      |
| 153     | BATOK         | In   | 281      |
| 154     | NPOR          | ln   | 282      |
| 155     | NMEDCHG/BROM  | In   | 283      |
| 156     | NURESET       | In   | 284      |
| 161     | WAKEUP        | In   | 285      |
| 162     | NPWRFL        | In   | 286      |
| 163     | A[6]          | Out  | 287      |
| 164     | D[6]          | I/O  | 289      |
| 165     | A[5]          | Out  | 292      |
| 166     | D[5]          | I/O  | 294      |
| 169     | A[4]          | Out  | 297      |
| 170     | D[4]          | I/O  | 299      |

Table 9. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package (cont.)

| Pin No. | Signal    | Type | Position |
|---------|-----------|------|----------|
| 171     | A[3]      | Out  | 302      |
| 172     | D[3]      | I/O  | 304      |
| 173     | A[2]      | Out  | 307      |
| 175     | D[2]      | I/O  | 309      |
| 176     | A[1]      | Out  | 312      |
| 177     | D[1]      | I/O  | 314      |
| 178     | A[0]      | Out  | 317      |
| 179     | D[0]      | I/O  | 319      |
| 184     | CL2       | Out  | 322      |
| 185     | CL1       | Out  | 324      |
| 186     | FRM       | Out  | 326      |
| 187     | М         | Out  | 328      |
| 188     | DD[3]     | I/O  | 330      |
| 189     | DD[2]     | I/O  | 333      |
| 191     | DD[1]     | I/O  | 336      |
| 192     | DD[0]     | I/O  | 339      |
| 193     | nSDRAS[1] | Out  | 342      |
| 194     | nSDRAS[0] | Out  | 344      |
| 195     | nSDCAS[3] | I/O  | 346      |
| 196     | nSDCAS[2] | I/O  | 349      |
| 199     | nSDCAS[1] | I/O  | 352      |
| 200     | nSDCAS[0] | I/O  | 355      |
| 201     | NMWE      | Out  | 358      |
| 202     | NMOE      | Out  | 360      |
| 204     | NCS[0]    | Out  | 362      |
| 205     | NCS[1]    | Out  | 364      |
| 206     | NCS[2]    | Out  | 366      |
| 207     | NCS[3]    | Out  | 368      |
| 208     | NCS[4]    | Out  | 370      |

Table 9. JTAG Boundary Scan Signal Ordering for 208-Pin LQFP Package (cont.)

Notes:

- 1) See *EP7312 Users' Manual* for pin naming / functionality.
- 2) For each pad, the JTAG connection ordering is input, output, then enable as applicable.



# 4. 256-PIN PBGA PACKAGE CHARACTERISTICS

### 4.1. 256-PIN PBGA PIN DIAGRAM

|          | 16     | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |   |
|----------|--------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| _        |        |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Α |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | В |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | С |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Е |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | F |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | G |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Н |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | J |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | K |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | L |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | M |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Р |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R |
|          | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Т |
| <b>ا</b> | $\sum$ |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   | L |

256-Ball PBGA (Bottom View)

Figure 13. 256-Ball Pin Diagram

Note: For package specifications, please see Figure 14.



# 4.2. EP7312 256-Ball PBGA ( $17 \times 17 \times 1.61$ -mm Body) Dimensions



JEDEC #: MO-151

Ball Diameter: 0.50 mm ± 0.10 mm

Figure 14. 256-Ball PBGA Package Drawing

For pin locations, please see Figure 13. For pin descriptions, See the EP7312 User's Manual. Notes:

- 2. Dimensions are in millimeters (inches), and controlling dimension is millimeter.
- Before beginning any new EP7312 design, contact Cirrus Logic for the latest package information.



# 4.3. 256-Ball PBGA Ball Listing

| Ball Location         Name         Type           A1         VDDIO         Pad power           A2         nCS[4]         O           A3         nCS[1]         O           A4         SDCLK         O           A5         nSDQM3         O           A6         DD[1]         O           A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator power           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O |     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| A2         nCS[4]         O           A3         nCS[1]         O           A4         SDCLK         O           A5         nSDQM3         O           A6         DD[1]         O           A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power             |     |
| A3         nCS[1]         O           A4         SDCLK         O           A5         nSDQM3         O           A6         DD[1]         O           A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O            |     |
| A4         SDCLK         O           A5         nSDQM3         O           A6         DD[1]         O           A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O             |     |
| A5         nSDQM3         O           A6         DD[1]         O           A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O             |     |
| A6         DD[1]         O           A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O              |     |
| A7         M         O           A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                   |     |
| A8         VDDIO         Pad power           A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                    |     |
| A9         D[0]         I/O           A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                 |     |
| A10         D[2]         I/O           A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                       |     |
| A11         A[3]         O           A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                              |     |
| A12         VDDIO         Pad power           A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                   |     |
| A13         A[6]         O           A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                 |     |
| A14         MOSCOUT         O           A15         VDDOSC         Oscillator pow           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                      |     |
| A15         VDDOSC         Oscillator power           A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                            |     |
| A16         VSSIO         Pad ground           B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| B1         nCS[5]         O           B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /er |
| B2         VDDIO         Pad power           B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| B3         nCS[3]         O           B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
| B4         nMOE/nSDCAS         O           B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
| B5         VDDIO         Pad power           B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
| B6         nSDCS[1]         O           B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| B7         DD[2]         O           B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
| B8         CL[1]         O           B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |
| B9         VDDCORE         Core power           B10         D[1]         I/O           B11         A[2]         O           B12         A[4]         O           B13         A[5]         O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
| B10     D[1]     I/O       B11     A[2]     O       B12     A[4]     O       B13     A[5]     O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
| B11 A[2] O<br>B12 A[4] O<br>B13 A[5] O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | •   |
| B12 A[4] O<br>B13 A[5] O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| B13 A[5] O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
| D44 WAREID I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| B14 WAKEUP I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| B15 VDDIO Pad power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| B16 nURESET I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| C1 VDDIO Pad power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |
| C2 EXPCLK I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
| C3 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| C4 VDDIO Pad power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |
| C5 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| C6 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| C7 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| C8 VDDIO Pad power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |
| C9 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | į   |
| C10 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
| C11 VSSIO Pad ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |

Table 10. 256-Ball PBGA Ball Listing

| Dell             |              |              |
|------------------|--------------|--------------|
| Ball<br>Location | Name         | Туре         |
| C12              | VDDIO        | Pad power    |
| C12              | VSSIO        | Pad ground   |
| C14              | VSSIO        | Pad ground   |
| C14              | nPOR         | r au ground  |
| C16              | nEXTPWR      | <u> </u>     |
| D1               | WRITE/nSDRAS | 0            |
| D1               | EXPRDY       |              |
| D2               | VSSIO        | Pad ground   |
| D3<br>           |              |              |
|                  | VDDIO        | Pad power    |
| D5               | nCS[2]       | 0            |
| D6               | nMWE/nSDWE   | 0            |
| D7               | nSDCS[0]     | 0            |
| D8               | CL[2]        | 0            |
| D9               | VSSRTC       | Core ground  |
| D10              | D[4]         | I/O          |
| D11              | nPWRFL       | I            |
| D12              | MOSCIN       | I            |
| D13              | VDDIO        | Pad power    |
| D14              | VSSIO        | Pad ground   |
| D15              | D[7]         | I/O          |
| D16              | D[8]         | I/O          |
| E1               | RXD[2]       |              |
| E2               | PB[7]        | I            |
| E3               | TDI          | I            |
| E4               | WORD         | 0            |
| E5               | VSSIO        | Pad ground   |
| E6               | nCS[0]       | 0            |
| E7               | SDQM[2]      | 0            |
| E8               | FRM          | 0            |
| E9               | A[0]         | 0            |
| E10              | D[5]         | I/O          |
| E11              | VSSOSC       | Oscillator   |
|                  |              | ground       |
| E12              | VSSIO        | Pad ground   |
| E13              | nMED-        | I            |
|                  | CHG/nBROM    |              |
| E14              | VDDIO        | Pad power    |
| E15              | D[9]         | I/O          |
| E16              | D[10]        | I/O          |
| F1               | PB[5]        | I            |
| F2               | PB[3]        | I            |
| F3               | VSSIO        | Pad ground   |
| F4               | TXD[2]       | O            |
| F5               | RUN/CLKEN    | 0            |
| F6               | VSSIO        | Pad ground   |
| . 0              | V 0010       | i da giodila |

Table 10. 256-Ball PBGA Ball Listing (cont.)



|                | 1              | 1                 |
|----------------|----------------|-------------------|
| Ball           | Nama           | Typo              |
| Location<br>F7 | Name<br>SDCKE  | Туре              |
| F8             | DD[3]          | 0                 |
| F9             |                | 0                 |
| F10            | A[1]           | 1/0               |
| F10            | D[6]<br>VSSRTC |                   |
|                |                | RTC ground        |
| F12            | BATOK          | 1                 |
| F13            | nBATCHG        | Dod sround        |
| F14            | VSSIO          | Pad ground<br>I/O |
| F15            | D[11]          |                   |
| F16            | VDDIO          | Pad power         |
| G1             | PB[1]/PRDY[2]  | Dadassa           |
| G2             | VDDIO          | Pad power         |
| G3             | TDO            | 0                 |
| G4             | PB[4]          | !                 |
| G5             | PB[6]          | 1                 |
| G6             | VSSRTC         | Core ground       |
| G7             | VSSRTC         | RTC ground        |
| G8             | DD[0]          | 0                 |
| G9             | D[3]           | I/O               |
| G10            | VSSRTC         | RTC ground        |
| G11            | A[7]           | 0                 |
| G12            | A[8]           | 0                 |
| G13            | A[9]           | 0                 |
| G14            | VSSIO          | Pad ground        |
| G15            | D[12]          | I/O               |
| G16            | D[13]          | I/O               |
| H1             | PA[7]          | I                 |
| H2             | PA[5]          | I                 |
| H3             | VSSIO          | Pad ground        |
| H4             | PA[4]          | ļ                 |
| H5             | PA[6]          | l                 |
| H6             | PB[0]/PRDY[1]  | l                 |
| H7             | PB[2]          | ļ                 |
| H8             | VSSRTC         | RTC ground        |
| H9             | VSSRTC         | RTC ground        |
| H10            | A[10]          | 0                 |
| H11            | A[11]          | 0                 |
| H12            | A[12]          | 0                 |
| H13            | A[13]/DRA[14]  | 0                 |
| H14            | VSSIO          | Pad ground        |
| H15            | D[14]          | I/O               |
| H16            | D[15]          | I/O               |
| J1             | PA[3]          | I                 |
| J2             | PA[1]          | I                 |
| J3             | VSSIO          | Pad ground        |

Table 10. 256-Ball PBGA Ball Listing (cont.)

| Ball     |               | _           |
|----------|---------------|-------------|
| Location | Name          | Туре        |
| J4       | PA[2]         | l           |
| J5       | PA[0]         | l           |
| J6       | TXD[1]        | 0           |
| J7       | CTS           | l<br>DTO    |
| J8       | VSSRTC        | RTC ground  |
| J9       | VSSRTC        | RTC ground  |
| J10      | A[17]/DRA[10] | 0           |
| J11      | A[16]/DRA[11] | 0           |
| J12      | A[15]/DRA[12] | 0           |
| J13      | A[14]/DRA[13] | 0           |
| J14      | nTRST         | I           |
| J15      | D[16]         | I/O         |
| J16      | D[17]         | I/O         |
| K1       | LEDDRV        | 0           |
| K2       | PHDIN         | I           |
| K3       | VSSIO         | Pad ground  |
| K4       | DCD           | 1           |
| K5       | nTEST[1]      | I           |
| K6       | EINT[3]       | 1           |
| K7       | VSSRTC        | RTC ground  |
| K8       | ADCIN         | I           |
| K9       | COL[4]        | 0           |
| K10      | TCLK          | [           |
| K11      | D[20]         | I/O         |
| K12      | D[19]         | I/O         |
| K13      | D[18]         | I/O         |
| K14      | VSSIO         | Pad ground  |
| K15      | VDDIO         | Pad power   |
| K16      | VDDIO         | Pad power   |
| L1       | RXD[1]        | I           |
| L2       | DSR           | I           |
| L3       | VDDIO         | Pad power   |
| L4       | nEINT[1]      | I           |
| L5       | PE[2]/CLKSEL  | I           |
| L6       | VSSRTC        | RTC ground  |
| L7       | PD[0]/LEDFLSH | I/O         |
| L8       | VSSRTC        | Core ground |
| L9       | COL[6]        | Ö           |
| L10      | D[31]         | I/O         |
| L11      | VSSRTC        | RTC ground  |
| L12      | A[22]/DRA[5]  | Ö           |
| L13      | A[21]/DRA[6]  | 0           |
| L14      | VSSIO         | Pad ground  |
| L15      | A[18]/DRA[9]  | O           |
| L16      | A[19]/DRA[8]  | 0           |
|          | []            |             |

Table 10. 256-Ball PBGA Ball Listing (cont.)



| Name                  | Туре                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | i                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | I                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VDDIO                 | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
| PE[0]/BOOT-           | İ                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                       | l<br>Di la cara                                                                                                                                                                                                                                                                                                                                                                                                         |
|                       | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
|                       | I/O<br>I/O                                                                                                                                                                                                                                                                                                                                                                                                              |
|                       | ·                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | I                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                       | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
|                       | O                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
|                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                       | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                       | 1                                                                                                                                                                                                                                                                                                                                                                                                                       |
| PE[1]/BOOT-<br>SEL[1] | I                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| VDDIO                 | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
| PD[5]                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PD[2]                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SSIRXDA               | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ADCCLK                | 0                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SMPCLK                | 0                                                                                                                                                                                                                                                                                                                                                                                                                       |
| COL[2]                | 0                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D[29]                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D[26]                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| HALFWORD              | 0                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| D[22]                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D[23]                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VSSRTC                | RTC ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| RTCOUT                | Ö                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| VDDIO                 | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| VDDIO                 | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
| VDDIO                 | Pad power                                                                                                                                                                                                                                                                                                                                                                                                               |
| VSSIO                 | Pad ground                                                                                                                                                                                                                                                                                                                                                                                                              |
|                       | nTEST[0] nEINT[2] VDDIO PE[0]/BOOT- SEL[0] TMS VDDIO SSITXFR DRIVE[1] FB[0] COL[0] D[27] VSSIO A[23]/DRA[4] VDDIO A[20]/DRA[7] D[21] nEXTFIQ PE[1]/BOOT- SEL[1] VSSIO VDDIO PD[5] PD[2] SSIRXDA ADCCLK SMPCLK COL[2] D[29] D[26] HALFWORD VSSIO VDDIO |

| Table 10. | . <b>256-Ball PBGA</b> | Ball Listing | (cont.) |
|-----------|------------------------|--------------|---------|
|           |                        |              |         |

| Ball     |               |            |
|----------|---------------|------------|
| Location | Name          | Туре       |
| P12      | VSSIO         | Pad ground |
| P13      | VDDIO         | Pad power  |
| P14      | VSSIO         | Pad ground |
| P15      | D[24]         | I/O        |
| P16      | VDDIO         | Pad power  |
| R1       | RTCIN         | I/O        |
| R2       | VDDIO         | Pad power  |
| R3       | PD[4]         | I/O        |
| R4       | PD[1]         | I/O        |
| R5       | SSITXDA       | 0          |
| R6       | nADCCS        | 0          |
| R7       | VDDIO         | Pad power  |
| R8       | ADCOUT        | 0          |
| R9       | COL[7]        | 0          |
| R10      | COL[3]        | 0          |
| R11      | COL[1]        | 0          |
| R12      | D[30]         | I/O        |
| R13      | A[27]/DRA[0]  | 0          |
| R14      | A[25]/DRA[2]  | 0          |
| R15      | VDDIO         | Pad power  |
| R16      | A[24]/DRA[3]  | 0          |
| T1       | VDDRTC        | RTC power  |
| T2       | PD[7]/SDQM[1] | I/O        |
| T3       | PD[6]/SDQM[0] | I/O        |
| T4       | PD[3]         | I/O        |
| T5       | SSICLK        | I/O        |
| T6       | SSIRXFR       | _          |
| T7       | VDDCORE       | Core power |
| Т8       | DRIVE[0]      | I/O        |
| Т9       | FB[1]         | I          |
| T10      | COL[5]        | 0          |
| T11      | VDDIO         | Pad power  |
| T12      | BUZ           | 0          |
| T13      | D[28]         | I/O        |
| T14      | A[26]/DRA[1]  | 0          |
| T15      | D[25]         | I/O        |
| T16      | VSSIO         | Pad ground |

Table 10. 256-Ball PBGA Ball Listing (cont.)



### 5. ORDERING INFORMATION

The order number for the device is:



Note: † Contact Cirrus Logic for up-to-date information on revisions. Go to the Cirrus Logic Internet site at http://cirrus.com/corporate/contacts to find contact information for your local sales representative.



# 6. INDEX absolute maximum ratings 9 AC characteristics 13 C clock speeds list of 1 D DC charactteristics 9 Ε electrical specifications 9 J JTAG boundary scan signal ordering 27 M memory interfaces 3 Microwire 2 0 operating conditions recommended 9 ordering information how to order 34 Ρ package specifications 208-pin LQFP 23 256-ball PBGA 30 packaging 3 pin diagram 22 pin diagrams 208 LQFP 22 256-pin PBGA 29 pin listing 208-pin LQFP 24 power description of 1 power management 3 serial interface

Microwire compatible 2 SPI compatible 2

```
serial interfaces 3
system design 3

T

timing diagrams
    consecutive memory read cycles with minimum
        wait states 15
    consecutive memory write cycles with minimum
        wait states 17
    SDRAM read cycles SDCAS latency=2 18
    SDRAM read cycles SDCAS latency=3 19
    SDRAM refresh cycles 20
    SDRAM write cycles 19
    sequential page mode read cycles with minimum
        wait states 16

U
```

35 DS508PP1

UART 1-2

